IEICE Electronics Express
Online ISSN : 1349-2543
ISSN-L : 1349-2543
LETTER
A 54-GHz 23.3%-PAE CMOS power amplifier using dual-gated transistors
Lianming LiWenhao ZhongXiaokang NiuQin ChenXu Wu
著者情報
ジャーナル フリー

2021 年 18 巻 22 号 p. 20210359

詳細
抄録

A 54-GHz two-stage pseudo-differential common source power amplifier (PA) is implemented using dual-gated transistors (DGT). DGT structure is able to enhance both the linearity and back-off efficiency without consuming extra dc power. The nonlinear characteristics of the transistor can be compensated by adjusting the gate width and overdrive voltage of each transistor in the DGT. Besides, the dc power consumption of the DGT amplifier scales with the amplitude of the input signal, resulting in enhanced PAE at back-off. Fabricated in a 65-nm CMOS process, the measured small-signal gain of the 0.5 × 0.98mm2 PA is 17dB at 52GHz while consuming 24mW from a 1-V supply. The maximum saturated output power is 10.5dBm with a peak PAE of 23.3% measured at 54GHz; the measured output power and PAE at 1-dB compression is 7.6dBm and 17%, respectively.

著者関連情報
© 2021 by The Institute of Electronics, Information and Communication Engineers
前の記事 次の記事
feedback
Top