IEICE Electronics Express
Online ISSN : 1349-2543
ISSN-L : 1349-2543
LETTER
An energy efficient full adder cell for low voltage
Keivan NaviMehrdad MaeenOmid Hashemipour
著者情報
ジャーナル フリー

2009 年 6 巻 9 号 p. 553-559

詳細
抄録

This paper presents an area efficient, high-speed and ultra low power 1-bit full adder that uses only 9 transistors. It works based on majority function and MOS capacitors. Because of the simple structure of the proposed design and reduced transistor counts, a very low power full adder is realized. It also can work more reliably at ultra low supply voltage in comparison with the previous designs. The circuit being studied is optimized for energy efficiency at 0.18-µm CMOS process technology. The adder cell is compared to four standard adders based on power consumption, speed and power delay product. Intensive simulation runs on HSPICE shows that the new adder has more than 44% in power savings over conventional CMOS adder and is 10% faster.

著者関連情報
© 2009 by The Institute of Electronics, Information and Communication Engineers
前の記事 次の記事
feedback
Top