IEICE Electronics Express
Online ISSN : 1349-2543
ISSN-L : 1349-2543

This article has now been updated. Please use the final version.

An optimized architecture for modulo (2n-2p+1) multipliers
Lei LiHai YanPeng YangJianhao Hu
Author information
JOURNAL FREE ACCESS Advance online publication

Article ID: 11.20141054

Details
Abstract

In this express, an optimized architecture for modulo (2n − 2p + 1) multipliers on the condition n ≥ 2p is proposed. Compared with the state-of-art, synthesized results demonstrate that the proposed multipliers can achieve an average delay savings of about 7.5% with an average area savings of about 1.4%.

Content from these authors
© 2014 by The Institute of Electronics, Information and Communication Engineers
feedback
Top