IEICE Electronics Express
Online ISSN : 1349-2543
ISSN-L : 1349-2543

This article has now been updated. Please use the final version.

Power Modeling for Digital Circuits with Clock Gating
Joonhwan YiJonggyu Kim
Author information
JOURNAL FREE ACCESS Advance online publication

Article ID: 12.20150817

Details
Abstract

A power model for digital circuits with clock gating is proposed. The power states are defined by the values of clock gating enable signals. The power consumption for each power state is characterized by the low-level power analysis results. Experimental results show that the proposed power model achieves about 400 times faster analysis speed with less than 1% of error on average comparing to gate-level power models.

Content from these authors
© 2015 by The Institute of Electronics, Information and Communication Engineers
feedback
Top