IEICE Electronics Express
Online ISSN : 1349-2543
ISSN-L : 1349-2543

この記事には本公開記事があります。本公開記事を参照してください。
引用する場合も本公開記事を引用してください。

Vernier Ring Based Pre-bond Through Silicon Vias Test in 3D ICs
Tianming NiMu NieHuaguo LiangJingchang BianXiumin XuXiangsheng FangZhengfeng HuangXiaoqing Wen
著者情報
ジャーナル フリー 早期公開

論文ID: 14.20170590

この記事には本公開記事があります。
詳細
抄録

Defects in TSV will lead to variations in the propagation delay of the net connected to the faulty TSV. A non-invasive Vernier Ring based method for TSV pre-bond testing is proposed to detect resistive open and leakage faults. TSVs are used as capacitive loads of their driving gates, then time interval compared with the fault-free TSVs will be detected. The time interval can be detected with picosecond level resolution, and digitized into a digital code to compare with an expected value of fault-free. Experiments on fault detection are presented through HSPICE simulations using realistic models for a 45nm CMOS technology. The results show the effectiveness in the detection of time interval 10ps, resistive open defects 0.2 kΩ above and equivalent leakage resistance less than 18 MΩ. Compared with existing methods, detection precision, area overhead, and test time are effectively improved, furthermore, the fault degree can be digitalized into digital code.

著者関連情報
© 2017 by The Institute of Electronics, Information and Communication Engineers
feedback
Top