IEICE Electronics Express
Online ISSN : 1349-2543
ISSN-L : 1349-2543

この記事には本公開記事があります。本公開記事を参照してください。
引用する場合も本公開記事を引用してください。

An improved timing error prediction monitor for wide adaptive frequency scaling
Weiwei ShanXinning LiuMinyi LuShuai ShaoZhikuang CaiJun Yang
著者情報
ジャーナル フリー 早期公開

論文ID: 14.20170808

この記事には本公開記事があります。
詳細
抄録

In order to eliminate the excess timing margin in integrated circuit due to PVT variations, we propose a low overhead timing error prediction monitor, which has only 14 transistors with negligible power overhead. It can generate a predicted alarm signal when the timing is intense before real errors occur. A bunch of timing monitors are inserted at the end of selected critical paths. When there are timing prediction signals, the system clock will be stretched immediately to avoid real timing errors. Applied on a computation intensive Bitcoin Miner chip under 40nm CMOS process, the simulation results show that it can operate at a wide voltage range of 0.5-1.1V. This timing prediction monitor based adaptive frequency scaling system can increase the frequency to 2.1× at near-Vth voltage and 1.21× at super-Vth region compared to the original non-monitored circuit. Thus, it is an effective way to mitigate the effect of PVT variations.

著者関連情報
© 2017 by The Institute of Electronics, Information and Communication Engineers
feedback
Top