Interdisciplinary Information Sciences
Online ISSN : 1347-6157
Print ISSN : 1340-9050
ISSN-L : 1340-9050
Special Issue on Fundamental Aspects and Recent Developments in Multimedia and VLSI Systems
Synthesis of Multi-Bit Flip-Flops for Clock Power Reduction
An-Chi CHANGTing-Ting HWANG
著者情報
ジャーナル フリー

2012 年 18 巻 2 号 p. 145-159

詳細
抄録
Power optimization has always been an important issue for modern IC design. In this paper, we present a power optimization technique for clock tree by applying multi-bit flip-flops and reducing total wire length. Through merging flip-flops into MBFFs, we effectively reduce power consumption caused by clock buffers. Moreover, by judiciously merging and placing the MBFFs, the total wire length is also significantly reduced. The combined effect of both techniques leads to a strong reduction in total power consumption of the clock network.
著者関連情報
© 2012 by the Graduate School of Information Sciences (GSIS), Tohoku University

This article is licensed under a Creative Commons [Attribution 4.0 International] license.
https://creativecommons.org/licenses/by/4.0/
前の記事 次の記事
feedback
Top