Information and Media Technologies
Online ISSN : 1881-0896
ISSN-L : 1881-0896
Hardware and Devices
On Delay Test Quality for Test Cubes
Shinji OkuSeiji KajiharaYasuo SatoKohei MiyaseXiaoqing Wen
著者情報
ジャーナル フリー

2010 年 5 巻 4 号 p. 1147-1155

詳細
抄録

This paper proposes a method to compute delay values in 3-valued fault simulation for test cubes which are test patterns with unspecified values (Xs). Because the detectable delay size of each fault by a test cube is not fixed before assigning logic values to the Xs in the test cube, the proposed method only computes a range of the detectable delay values of the test patterns covered by the test cubes. By using the proposed method, we derive the lowest and the highest test quality of test patterns covered by the test cubes. Furthermore, we also propose a GA (genetic algorithm)-based method to generate fully specified test patterns with high test quality from test cubes. Experimental results for benchmark circuits show the effectiveness of the proposed methods.

著者関連情報
© 2010 Information Processing Society of Japan
前の記事 次の記事
feedback
Top