IEICE Transactions on Electronics
Online ISSN : 1745-1353
Print ISSN : 0916-8524
Regular Section
Background Self-Calibration Algorithm for Pipelined ADC Using Split ADC Scheme
Takuya YAGIKunihiko USUITatsuji MATSUURASatoshi UEMORISatoshi ITOYohei TANHaruo KOBAYASHI
Author information
JOURNALS RESTRICTED ACCESS

Volume E94.C (2011) Issue 7 Pages 1233-1236

Details
Download PDF (604K) Contact us
Abstract

This brief paper describes a background calibration algorithm for a pipelined ADC with an open-loop amplifier using a Split ADC structure. The open-loop amplifier is employed as a residue amplifier in the first stage of the pipelined ADC to realize low power and high speed. However the residue amplifier as well as the DAC suffer from gain error and non-linearity, and hence they need calibration; conventional background calibration methods take a long time to converge. We investigated the split ADC structure for its background calibration with fast convergence, and validated its effectiveness by MATLAB simulation.

Information related to the author
© 2011 The Institute of Electronics, Information and Communication Engineers
Previous article Next article

Altmetrics
Recently visited articles
Journal news & Announcements
  • Please contact trans-c [a] ieice.org, if you want to unlock PDF security.
feedback
Top