IEICE Transactions on Information and Systems
Online ISSN : 1745-1361
Print ISSN : 0916-8532
Regular Section
Application-Dependent Interconnect Testing of Xilinx FPGAs Based on Line Branches Partitioning
Teng LINJianhua FENGDunshan YU
Author information
JOURNALS FREE ACCESS

Volume E92.D (2009) Issue 5 Pages 1197-1199

Details
Download PDF (137K) Contact us
Abstract

A novel application-dependent interconnect testing scheme of Xilinx Field Programmable Gate Arrays (FPGAs) based on line branches partitioning is presented. The targeted line branches of the interconnects in FPGAs' Application Configurations (ACs) are partitioned into multiple subsets, so that they can be tested with compatible Configurable Logic Blocks (CLBs) configurations in multiple Test Configurations (TCs). Experimental results show that for ISCAS89 and ITC99 benchmarks, this scheme can obtain a stuck-at fault coverage higher than 99% in less than 11 TCs.

Information related to the author
© 2009 The Institute of Electronics, Information and Communication Engineers
Previous article Next article

Altmetrics
Recently visited articles
Journal news & Announcements
  • Please contact trans-d [a] ieice.org, if you want to unlock PDF security.
feedback
Top