IEICE Transactions on Information and Systems
Online ISSN : 1745-1361
Print ISSN : 0916-8532
Special Section on Parallel and Distributed Computing and Networking
A Cycle-Accurate Simulator for a Reconfigurable Multi-Media System
Min ZHULeibo LIUShouyi YINChongyong YINShaojun WEI
Author information
JOURNAL FREE ACCESS

2010 Volume E93.D Issue 12 Pages 3202-3210

Details
Abstract

This paper introduces a cycle-accurate Simulator for a dynamically REconfigurable MUlti-media System, called SimREMUS. SimREMUS can either be used at transaction-level, which allows the modeling and simulation of higher-level hardware and embedded software, or at register transfer level, if the dynamic system behavior is desired to be observed at signal level. Trade-offs among a set of criteria that are frequently used to characterize the design of a reconfigurable computing system, such as granularity, programmability, configurability as well as architecture of processing elements and route modules etc., can be quickly evaluated. Moreover, a complete tool chain for SimREMUS, including compiler and debugger, is developed. SimREMUS could simulate 270k cycles per second for million gates SoC (System-on-a-Chip) and produced one H.264 1080p frame in 15 minutes, which might cost days on VCS (platform: CPU: E5200@ 2.5Ghz, RAM: 2.0GB). Simulation showed that 1080p@30fps of H.264 High Profile@ Level 4 can be achieved when exploiting a 200MHz working frequency on the VLSI architecture of REMUS.

Content from these authors
© 2010 The Institute of Electronics, Information and Communication Engineers
Previous article Next article
feedback
Top