Information and Media Technologies
Online ISSN : 1881-0896
ISSN-L : 1881-0896
Hardware and Devices
Floorplan-Driven High-Level Synthesis for Distributed/Shared-Register Architectures
Akira OhchiShunitsu KoharaNozomu TogawaMasao YanagisawaTatsuo Ohtsuki
Author information
JOURNAL FREE ACCESS

2008 Volume 3 Issue 4 Pages 691-703

Details
Abstract
In this paper, we propose a high-level synthesis method targeting distributed/shared-register architectures. Our method repeats (1) scheduling/FU binding, (2) register allocation, (3) register binding, and (4) module placement. By feeding back floorplan information from (4) to (1), our method obtains a distributed/shared-register architecture where its scheduling/binding as well as floorplaning are simultaneously optimized. Experimental results show that the area is decreased by 13.2% while maintaining the performance of the circuit equal with that using distributed-register architectures.
Content from these authors
© 2008 by Information Processing Society of Japan
Previous article Next article
feedback
Top