Journal of Information Processing
Online ISSN : 1882-6652
ISSN-L : 1882-6652
Flexible and High Performance ASIPs for Pixel Level Image Processing and Two Dimensional Image Processing
Hsuan-Chun LiaoMochamad AsriTsuyoshi IsshikiDongju LiHiroaki Kunieda
Author information
JOURNAL FREE ACCESS

2013 Volume 21 Issue 3 Pages 552-562

Details
Abstract

An image processing engine is an important component in generating high quality images in video systems. Processing during capture and display are non-standard and vary from case by case, hence, the flexibility of image processing engines has turned out to be an important issue. The conventional hardware type of image processing engine such as an Application Specific Integrated Circuit (ASIC) is not applicable for this case. In order to increase design reusability and ease time-to-market pressures, Application Specific Instruction-set Processors (ASIP) which provide high flexibility and high computational efficiency have emerged as a promising solution. In this paper, we present two ASIPs. PXL ASIP, which has a reconfigurable multi bank memory module and an SIMD type computation pipeline, is designed for pixel level image processing, while 2D ASIP, which has slide register module and reconfigurable ALU modules, is designed for 2D image processing. PXL ASIP can perform 4 to 10 times faster compared to its base processor, and 2D ASIP can perform 5 to 43 times faster compared to its base processor.

Content from these authors
© 2013 by the Information Processing Society of Japan
Previous article Next article
feedback
Top