IPSJ Transactions on System and LSI Design Methodology
Online ISSN : 1882-6687
ISSN-L : 1882-6687
An FPGA Implementation Method based on Distributed-register Architectures
Koichi FujiwaraKazushi KawamuraMasao YanagisawaNozomu Togawa
Author information
JOURNAL FREE ACCESS

2019 Volume 12 Pages 38-41

Details
Abstract

In order to reduce the effects of interconnection delays in recent FPGA chips, circuit designs based on distributed-register architectures (which we call DR-based circuit designs) are important. Several methods for DR-based circuit designs have been proposed, where high-level synthesis techniques are effectively utilized. However, no methods have been proposed yet to practically implement DR-based circuits on FPGA chips. In this paper, we propose an FPGA implementation method based on DR architectures and apply it to a DR-based circuit. The implementation result shows that it operates on an FPGA chip with 21% faster than the circuit based on a traditional architecture.

Content from these authors
© 2019 by the Information Processing Society of Japan
Previous article Next article
feedback
Top