IPSJ Transactions on System and LSI Design Methodology
Online ISSN : 1882-6687
ISSN-L : 1882-6687
Current Pass Optimized Symmetric Pass Gate Adiabatic Logic for Cryptographic Circuits
Hiroki KoyasuYasuhiro Takahashi
Author information
JOURNAL FREE ACCESS

2019 Volume 12 Pages 50-52

Details
Abstract

We propose a new adiabatic logic for cryptographic circuits, called as the Current Pass Optimized Symmetric Pass Gate Adiabatic Logic (CPO-SPGAL). The proposed circuit realizes a flat current waveform by considering the current path. The simulation results demonstrate that the proposed circuit can reduce the current fluctuation by approximately 84% and reduce the energy consumption fluctuation by approximately 79% as compared to the existing SPGAL circuits. This shows that it is more resistant to differential power analysis attacks than conventional circuits.

Content from these authors
© 2019 by the Information Processing Society of Japan
Previous article Next article
feedback
Top