IPSJ Transactions on System and LSI Design Methodology
Online ISSN : 1882-6687
ISSN-L : 1882-6687
On Delay Test Quality for Test Cubes
Shinji OkuSeiji KajiharaYasuo SatoKohei MiyaseXiaoqing Wen
Author information
JOURNAL FREE ACCESS

2010 Volume 3 Pages 283-291

Details
Abstract
This paper proposes a method to compute delay values in 3-valued fault simulation for test cubes which are test patterns with unspecified values (Xs). Because the detectable delay size of each fault by a test cube is not fixed before assigning logic values to the Xs in the test cube, the proposed method only computes a range of the detectable delay values of the test patterns covered by the test cubes. By using the proposed method, we derive the lowest and the highest test quality of test patterns covered by the test cubes. Furthermore, we also propose a GA (genetic algorithm)-based method to generate fully specified test patterns with high test quality from test cubes. Experimental results for benchmark circuits show the effectiveness of the proposed methods.
Content from these authors
© 2010 by the Information Processing Society of Japan
Previous article Next article
feedback
Top