IPSJ Transactions on System and LSI Design Methodology
Online ISSN : 1882-6687
ISSN-L : 1882-6687
Partial Product Generation Utilizing the Sum of Operands for Reduced Area Parallel Multipliers
Hirotaka KawashimaNaofumi Takagi
Author information
JOURNAL FREE ACCESS

2011 Volume 4 Pages 131-139

Details
Abstract
We propose a novel method to generate partial products for reduced area parallel multipliers. Our method reduces the total number of partial product bits of parallel multiplication by about half. We call partial products generated by our method Compound Partial Products (CPPs). Each CPP has four candidate values: zero, a part of the multiplicand, a part of the multiplier and a part of the sum of the operands. Our method selects one from the four candidates according to a pair of a multiplicand bit and a multiplier bit. Multipliers employing the CPPs are approximately 30% smaller than array multipliers without radix-4 Booth's method, and approximately up to 10% smaller than array multipliers with radix-4 Booth's method. We also propose an acceleration method of the multipliers using CPPs.
Content from these authors
© 2011 by the Information Processing Society of Japan
Previous article Next article
feedback
Top