IEEJ Transactions on Electronics, Information and Systems
Online ISSN : 1348-8155
Print ISSN : 0385-4221
ISSN-L : 0385-4221
<Information Processing, Software>
Reducing Cache Hardware by Focusing on Data Redundancy
Ryotaro KobayashiDaisuke MatsukawaYoshio ShimomuraHiroya OchiaiHajime Shimada
Author information
JOURNAL FREE ACCESS

2013 Volume 133 Issue 8 Pages 1597-1606

Details
Abstract
There's one reason to utilize cache that mitigates processor performance limitation comes from data transfer bandwidth. Recently, cache size expansion is required in this use because data transfer bandwidth requirement is increasing for recent large data size and multi-core trends. However, cache size expansion is unwelcome because it causes problems come from circuit area and power consumption viewpoint. This paper focuses a data redundancy with the goal of reducing cache size and proposes a mechanism that does not store redundant data into cache. The proposed mechanism divides data into Higher Bit and Lower Bit, that stored into Higher Cache and Lower Cache, respectively. We reduced Higher Cache size to half size by keeping 46% redundant data in Higher Bit area not to store into Higher Cache. The evaluation results show that the proposed mechanism increases IPC by 3.3% on average compared with same circuit area conventional cache under SPECCPU2000 benchmarks.
Content from these authors
© 2013 by the Institute of Electrical Engineers of Japan
Previous article Next article
feedback
Top