IEEJ Transactions on Electronics, Information and Systems
Online ISSN : 1348-8155
Print ISSN : 0385-4221
ISSN-L : 0385-4221
<Electrical and Electronic Circuit, LSI>
Multiple Frequency Digital Phase-Locked Loop Based on Multi-Phase Clock Divider with Constant Pulse Interval
Mitsutoshi YaharaKuniaki FujimotoHideo Kiyota
Author information
JOURNAL FREE ACCESS

2018 Volume 138 Issue 4 Pages 387-394

Details
Abstract

In the mobile communication equipment, the clock generator for driving each system is required to have a fast pull-in time, multiple signal of constant pulse interval, synchronization range, low output jitter, and wide lock-in range characteristics.

In this paper, multiple frequency MC-DCPLL is proposed. In this loop, the pulse width error of the multiplied output signal is a time within one phase difference of the multi-phase clock regardless of the multiplication ratio. The output jitter in the steady state is always within one phase difference of the multi-phase clock. Since it is a control method by dividing ratio changeable type, the lock-in range is extremely wide. Also, the initial pull-in time is always completed in one cycle of the input signal without being influenced by the multiplication ratio. It is clarified by theory and simulation that these characteristics can be obtained.

From the above, the versatility of the proposed multiple frequency MC-DCPLL is extremely high, and it can be expected to be used for clock sources etc. in various mobile communication equipment systems.

Content from these authors
© 2018 by the Institute of Electrical Engineers of Japan
Previous article Next article
feedback
Top