IEEJ Transactions on Electronics, Information and Systems
Online ISSN : 1348-8155
Print ISSN : 0385-4221
ISSN-L : 0385-4221
Switched Current Circuit using Fixed Gate-Potential Transistor and Automatic Tuning Circuit
Hirotomo IshiiShigetaka TakagiNobuo Fujii
Author information
JOURNAL FREE ACCESS

1997 Volume 117 Issue 8 Pages 1035-1042

Details
Abstract
Clock feedthrough (CFT) error is one of the most important problems for switched current (SI) circuits. This paper proposes a SI circuit which can reduce CFT error drastically. The proposed circuit will theoretically reduce both signal-dependent and independent errors by using CMOS switches under a fixed and appropriate bias. Although conventional circuits based on a similar idea need operational amplifiers or additional capacitors, the circuit proposed in this paper requires only MOSFETs. The proposed circuit can reduce clock feedthrough current with less power consumption and chip area compared to those of conventional circuits. An automatic tuning circuit, which controls the gate potential appropriately, is also proposed. Simulation results demonstrate the effectiveness of the proposed circuits.
Content from these authors
© The Institute of Electrical Engineers of Japan
Previous article Next article
feedback
Top