電気学会論文誌D(産業応用部門誌)
Online ISSN : 1348-8163
Print ISSN : 0913-6339
ISSN-L : 0913-6339
特集論文
動的部分再構成を用いた耐故障化手法のXilinx Zynq-7000 SoCによる試作
荻堂 盛也市川 周一藤枝 直輝山田 親稔宮城 桂
著者情報
ジャーナル 認証あり

2021 年 141 巻 2 号 p. 93-99

詳細
抄録

In our previous paper, the authors proposed a fault tolerant system that adopts field programmable gate arrays (FPGA) with dynamic partial reconfiguration (DPR), based on autonomous control of reconfiguration. This study presents an experimental implementation of the proposed system that utilizes the DPR feature of Xilinx Zynq-7000 SoC. The control logic of DPR is implemented as a Linux software on the embedded ARM processor of Zynq-7000. DPR is invoked via PCAP, which is the dedicated interface for the embedded ARM processor. Four tiles (reconfigurable areas) are prepared and dynamically reconfigured to avoid the firm error of SRAM-type FPGAs. An experimental fault-tolerant system with triple redundancy and logic roving is implemented, and the measurement results of the reconfiguration time and data transfer time are presented.

著者関連情報
© 2021 電気学会
前の記事 次の記事
feedback
Top