IPSJ Transactions on System and LSI Design Methodology
Online ISSN : 1882-6687
ISSN-L : 1882-6687
Embedded System Covalidation with RTOS Model and FPGA
Seiya ShibataShinya HondaYuko HaraHiroyuki TomiyamaHiroaki Takada
著者情報
ジャーナル フリー

2008 年 1 巻 p. 126-130

詳細
抄録
This paper presents a software/hardware covalidation environment for embedded systems. Our covalidation environment consists of a simulation model of RTOS which fully supports services of ITRON, multiple hardware simulators, FPGA and a covalidation backplane. All of the simulators are executed concurrently with communication. The RTOS model can be executed on the host computer natively, therefore the software can be simulated much faster than on an instruction set simulator. FPGA can execute the hardware much faster than HDL simulators. With the RTOS model and FPGA, both application software and hardware can be validated in a short time. In the experiment, with using our covalidation environment, we perform covalidation of an MPEG4 decoder system and show the effectiveness of the covalidation environment.
著者関連情報
© 2008 by the Information Processing Society of Japan
前の記事
feedback
Top