IPSJ Transactions on System and LSI Design Methodology
Online ISSN : 1882-6687
ISSN-L : 1882-6687
 
Measurement Results of Real Circuit Delay Degradation under Realistic Workload
Kotaro ShimamuraTakeshi TakeharaNaohiro Ikeda
Author information
JOURNAL FREE ACCESS

2023 Volume 16 Pages 27-34

Details
Abstract

With the progress of the semiconductor process miniaturization, delay degradation by aging increases and threatens the reliability of the fabricated chips. The amount of the delay degradation is known to be circuit and workload dependent, but previous evaluations are based on the simulations, and the delay degradation measurement of real circuit under realistic workload has not been reported yet. The authors have already proposed a real circuit delay measurement method, which can achieve enough accuracy to measure the circuit and workload dependent delay degradation. This paper reports the measurement results utilizing the proposed method. The measured degradation is approximated by the log and the power-law functions. Methods to correct the environmental condition variation effect, and to mitigate the approximation inaccuracy caused by the random delay variation has been developed. The measurement results show large degradation amount variation, which can be attributed to the dependence on the circuits and the workloads. On the other hand, correlation of the degradation amount between different chips is rather weak. This leads to the conclusion that the temperature dependence and the random variation of the degradation amount between different transistors have large effect on the degradation amount variation.

Content from these authors
© 2023 by the Information Processing Society of Japan
Previous article Next article
feedback
Top