IPSJ Transactions on System and LSI Design Methodology
Online ISSN : 1882-6687
ISSN-L : 1882-6687
A Behavioral Synthesis System for Asynchronous Circuits with Bundled-data Implementation
Naohiro HamadaYuki ShigaTakao KonishiHiroshi SaitoTomohiro YonedaChris MyersTakashi Nanya
Author information
JOURNAL FREE ACCESS

2009 Volume 2 Pages 64-79

Details
Abstract
This paper proposes a behavioral synthesis system for asynchronous circuits with bundled-data implementation. The proposed system is based on a behavioral synthesis method for synchronous circuits and extended on operation scheduling and control synthesis for bundled-data implementation. The proposed system synthesizes an RTL model and a simulation model from a behavioral description specified by a restricted C language, a resource library, and a set of design constraints. This paper shows the effectiveness of the proposed system in terms of area and latency through comparisons among bundled-data implementations synthesized by the proposed system, synchronous counterparts, and bundled-data implementations synthesized by using a behavioral synthesis method for synchronous circuits directly.
Content from these authors
© 2009 by the Information Processing Society of Japan
Previous article Next article
feedback
Top