IPSJ Transactions on System and LSI Design Methodology
Online ISSN : 1882-6687
ISSN-L : 1882-6687
Design and Implementation Fine-grained Power Gating on Microprocessor Functional Units
Zhao LeiDaisuke IkebuchiKimiyoshi UsamiMitaro NamikiMasaaki KondoHiroshi NakamuraHideharu Amano
Author information
JOURNAL FREE ACCESS

2011 Volume 4 Pages 182-192

Details
Abstract
In this paper, we present a prototype MIPS R3000 processor, which integrates the fine-grained power gating technique into its functional units. To reduce the leakage power consumption, functional units, such as multiplier and divider can be power-gated individually according to the workload of the execution program. The prototype chip - Geyser-1 has been implemented with Fujitsu's 65nm CMOS technology; and to facilitate the design process with fine-grained power gating, a fully automated design flow has also been proposed. Comprehensive real-chip evaluations have been performed to verify the leakage reduction efficiency. According the evaluation results with benchmark programs, the fine-grained power gating can reduce the power of the processor by 5% at 25°C and 23% at 80°C.
Content from these authors
© 2011 by the Information Processing Society of Japan
Previous article Next article
feedback
Top