IPSJ Transactions on System and LSI Design Methodology
Online ISSN : 1882-6687
ISSN-L : 1882-6687
An FPGA Implementation of a HOG-based Object Detection Processor
Kosuke MizunoYosuke TerachiKenta TakagiShintaro IzumiHiroshi KawaguchiMasahiko Yoshimoto
著者情報
ジャーナル フリー

2013 年 6 巻 p. 42-51

詳細
抄録
This paper describes a Histogram of Oriented Gradients (HOG)-based object detection processor. It features a simplified HOG algorithm with cell-based scanning and simultaneous Support Vector Machine (SVM) calculation, cell-based pipeline architecture, and parallelized modules. To evaluate the effectiveness of our approach, the proposed architecture is implemented onto a FPGA prototyping board. Results show that the proposed architecture can generate HOG features and detect objects with 40MHz for SVGA resolution video (800 × 600pixels) at 72 frames per second (fps).
著者関連情報
© 2013 by the Information Processing Society of Japan
前の記事 次の記事
feedback
Top