Abstract
A 15b power-efficient pipeline A/D converter using capacitance-coupling non-slewing amplifiers is presented. A modified 1.5b/stage transfer curve combined with the non-slewing amplifier is useful for the error corrections of incomplete settling error. The relationship between the input signal and the incomplete settling errors can be linearized and the errors can be corrected in digital domain with a simple calculation. A prototype ADC fabricated in 0.25μm process consumes 123mW at 30MSample/s and 2.5V power supply. The SNDR and the SFDR at 30MS/s are 75.0 dB and 86.5 dB, respectively with the incomplete settling error corrections.