Transactions of the Society of Instrument and Control Engineers
Online ISSN : 1883-8189
Print ISSN : 0453-4654
ISSN-L : 0453-4654
Measurement
A PLL Synthesizer with Learning Repeatable Fluctuation of Input Signal
Hiroyuki ONO
Author information
JOURNAL FREE ACCESS

2010 Volume 46 Issue 12 Pages 754-758

Details
Abstract
This paper describes a high frequency PLL (Phase Locked Loop) synthesizer with a function of learning then eliminating repeatable fluctuation of timing intervals on series input pulses. Typical spindle encoder generates digital pulses according to the revolution speed. The intervals of each pulse have repeatable fluctuation every revolution by eccentricity or warpage of the encoder scale disk. This method provides a programmable counter for the loop counter of PLL circuit and an interval counter with memory in order to learn the repeatable fluctuation. After the learning process, the PLL generates very pure tone clock signal based on the real flutter components of the spindle revolution speed without influenced by encoder errors. This method has been applied to a hard disk test system in order to generate 3GHz read/write clock.
Content from these authors
© 2010 The Society of Instrument and Control Engineers
Previous article Next article
feedback
Top