IEICE Transactions on Fundamentals of Electronics, Communications and Computer Sciences
Online ISSN : 1745-1337
Print ISSN : 0916-8508

この記事には本公開記事があります。本公開記事を参照してください。
引用する場合も本公開記事を引用してください。

A Reconfigurable 74-140 Mbps LDPC Decoding System for CCSDS Standard
Yun CHENJimin WANGShixian LIJinfou XIEQichen ZHANGKeshab K. PARHIXiaoyang ZENG
著者情報
ジャーナル 認証あり 早期公開

論文ID: 2020KEP0006

この記事には本公開記事があります。
詳細
抄録

Accumulate Repeat-4 Jagged-Accumulate (AR4JA) codes, which are channel codes designed for deep-space communications, are a series of QC-LDPC codes. Structures of these codes' generator matrix can be exploited to design reconfigurable encoders. To make the decoder reconfigurable and achieve shorter convergence time, turbo-like decoding message passing (TDMP) is chosen as the hardware decoder's decoding schedule and normalized min-sum algorithm (NMSA) is used as decoding algorithm to reduce hardware complexity. In this paper, we propose a reconfigurable decoder and present its FPGA implementation results. The decoder can achieve throughput greater than 74 Mbps.

著者関連情報
© 2021 The Institute of Electronics, Information and Communication Engineers
feedback
Top