IEICE Transactions on Fundamentals of Electronics, Communications and Computer Sciences
Online ISSN : 1745-1337
Print ISSN : 0916-8508

この記事には本公開記事があります。本公開記事を参照してください。
引用する場合も本公開記事を引用してください。

Register Minimization and its Application in Schedule Exploration for Area Minimization for Double Modular Redundancy LSI Design
Yuya KITAZAWAKazuhito ITO
著者情報
ジャーナル 認証あり 早期公開

論文ID: 2021VLP0015

この記事には本公開記事があります。
詳細
抄録

Double modular redundancy (DMR) is to execute an operation twice and detect a soft error by comparing the duplicated operation results. The soft error is corrected by re-executing necessary operations. The re-execution requires error-free input data and registers are needed to store such necessary error-free data. In this paper, a method to minimize the required number of registers is proposed where an appropriate subgraph partitioning of operation nodes are searched. In addition, using the proposed register minimization method, a minimization of the area of functional units and registers required to implement the DMR design is proposed.

著者関連情報
© 2021 The Institute of Electronics, Information and Communication Engineers
feedback
Top