IEICE Transactions on Fundamentals of Electronics, Communications and Computer Sciences
Online ISSN : 1745-1337
Print ISSN : 0916-8508

この記事には本公開記事があります。本公開記事を参照してください。
引用する場合も本公開記事を引用してください。

Pipelined ADPCM Compression for HDR Synthesis on an FPGA
Masahiro NISHIMURATaito MANABEYuichiro SHIBATA
著者情報
キーワード: FPGA, HDR synthesis, image compression
ジャーナル フリー 早期公開

論文ID: 2023VLP0017

この記事には本公開記事があります。
詳細
抄録

This paper presents an FPGA implementation of real-time high dynamic range (HDR) synthesis, which expresses a wide dynamic range by combining multiple images with different exposures using image pyramids. We have implemented a pipeline that performs streaming processing on images without using external memory. However, implementation for high-resolution images has been difficult due to large memory usage for line buffers. Therefore, we propose an image compression algorithm based on adaptive differential pulse code modulation (ADPCM). Compression modules based on the algorithm can be easily integrated into the pipeline. When the image resolution is 4K and the pyramid depth is 7, memory usage can be halved from 168.48% to 84.32% by introducing the compression modules, resulting in better quality.

著者関連情報
© 2023 The Institute of Electronics, Information and Communication Engineers
feedback
Top