IEICE Transactions on Information and Systems
Online ISSN : 1745-1361
Print ISSN : 0916-8532
Regular Section
Efficient VLSI Design of Residue-to-Binary Converter for the Moduli Set (2n, 2n+1-1, 2n-1)
Su-Hon LINMing-Hwa SHEUChao-Hsiang WANG
著者情報
ジャーナル フリー

2008 年 E91.D 巻 7 号 p. 2058-2060

詳細
抄録
The moduli set (2n, 2n+1-1, 2n-1) which is free of (2n+1)-type modulus is profitable to construct a high-performance residue number system (RNS). In this paper, we derive a reduced-complexity residue-to-binary conversion algorithm for the moduli set (2n, 2n+1-1, 2n-1) by using New Chinese Remainder Theorem (CRT). The resulting converter architecture mainly consists of simple adder and multiplexer (MUX) which is suitable to realize an efficient VLSI implementation. For the various dynamic range (DR) requirements, the experimental results show that the proposed converter can significantly achieve at least 23.3% average Area-Time (AT) saving when comparing with the latest designs. Based on UMC 0.18μm CMOS cell-based technology, the chip area for 16-bit residue-to-binary converter is 931×931μm2 and its working frequency is about 135MHz including I/O pad.
著者関連情報
© 2008 The Institute of Electronics, Information and Communication Engineers
前の記事 次の記事
feedback
Top