IEICE Transactions on Information and Systems
Online ISSN : 1745-1361
Print ISSN : 0916-8532
Special Section on Optimization and Learning Algorithms of Small Embedded Devices and Related Software/Hardware Implementation
FPGA Hardware with Target-Reconfigurable Object Detector
Yoshifumi YAZAWATsutomu YOSHIMITeruyasu TSUZUKITomomi DOHIYuji YAMAUCHITakayoshi YAMASHITAHironobu FUJIYOSHI
著者情報
ジャーナル フリー

2015 年 E98.D 巻 9 号 p. 1637-1645

詳細
抄録

Much effort has been applied to research on object detection by statistical learning methods in recent years, and the results of that work are expected to find use in fields such as ITS and security. Up to now, the research has included optimization of computational algorithms for real-time processing on hardware such as GPU's and FPGAs. Such optimization most often works only with particular parameters, which often forfeits the flexibility that comes with dynamic changing of the target object. We propose a hardware architecture for faster detection and flexible target reconfiguration while maintaining detection accuracy. Tests confirm operation in a practical time when implemented in an FPGA board.

著者関連情報
© 2015 The Institute of Electronics, Information and Communication Engineers
前の記事 次の記事
feedback
Top