Information and Media Technologies
Online ISSN : 1881-0896
ISSN-L : 1881-0896
Hardware and Devices
Layer Assignment and Equal-length Routing for Disordered Pins in PCB Design
Ran ZhangTieyuan PanLi ZhuTakahiro Watanabe
著者情報
ジャーナル フリー

2015 年 10 巻 3 号 p. 395-404

詳細
抄録
In recent printed circuit board (PCB) design, due to the high density of integration, the signal propagation delay or skew has become an important factor for a circuit performance. As the routing delay is proportional to the wire length, the controllability of the wire length is usually focused on. In this research, a heuristic algorithm to get equal-length routing for disordered pins in PCB design is proposed. The approach initially checks the longest common subsequence of source and target pin sets to assign layers for pins. Single commodity flow is then carried out to generate the base routes. Finally, considering target length requirement and available routing region, R-flip and C-flip are adopted to adjust the wire length. The experimental results show that the proposed method is able to obtain the routes with better wire length balance and smaller worst length error in reasonable CPU times.
著者関連情報
© 2015 Information Processing Society of Japan
前の記事 次の記事
feedback
Top