Information and Media Technologies
Online ISSN : 1881-0896
ISSN-L : 1881-0896
Hardware and Devices
A Performance Enhanced Dual-switch Network-on-chip Architecture
Lian ZengXin JiangTakahiro Watanabe
著者情報
ジャーナル フリー

2015 年 10 巻 3 号 p. 405-414

詳細
抄録
With rapid progress in semiconductor technology, Network-on-Chip (NoC) becomes an attractive solution for future systems on chip (SoC). The network performance depends critically on the performance of packets routing. The delay of router and packets contention can significantly affect network latency and throughput. As the network becomes more congested, packets will be blocked more frequently. It would result in degrading the network performance. In this article, we propose an innovative dual-switch allocation (DSA) design. By introducing DSA design, we can make utmost use of idle output ports to reduce packets contention delay, meanwhile, without increasing router delay. Experimental results show that our design significantly achieves the performance improvement in terms of throughput and latency at the cost of very little power and area overhead.
著者関連情報
© 2015 Information Processing Society of Japan
前の記事 次の記事
feedback
Top