Information and Media Technologies
Online ISSN : 1881-0896
ISSN-L : 1881-0896
Hardware and Devices
A Behavioral Synthesis System for Asynchronous Circuits with Bundled-data Implementation
Naohiro HamadaYuki ShigaTakao KonishiHiroshi SaitoTomohiro YonedaChris MyersTakashi Nanya
著者情報
ジャーナル フリー

2009 年 4 巻 2 号 p. 211-226

詳細
抄録

This paper proposes a behavioral synthesis system for asynchronous circuits with bundled-data implementation. The proposed system is based on a behavioral synthesis method for synchronous circuits and extended on operation scheduling and control synthesis for bundled-data implementation. The proposed system synthesizes an RTL model and a simulation model from a behavioral description specified by a restricted C language, a resource library, and a set of design constraints. This paper shows the effectiveness of the proposed system in terms of area and latency through comparisons among bundled-data implementations synthesized by the proposed system, synchronous counterparts, and bundled-data implementations synthesized by using a behavioral synthesis method for synchronous circuits directly.

著者関連情報
© 2009 by Information Processing Society of Japan
前の記事 次の記事
feedback
Top