映像情報メディア学会誌
Online ISSN : 1881-6908
Print ISSN : 1342-6907
ISSN-L : 1342-6907
論文
離散ウェーブレット変換に適したプログラマブル・シストリックアレイプロセッサのアーキテクチャ
三宅 二郎國信 茂郎馬場 孝明
著者情報
ジャーナル フリー

2009 年 63 巻 12 号 p. 1853-1859

詳細
抄録
An architecture of a programmable systolic array processor is proposed for the discrete wavelet transform (DWT). This transform requires a huge amount of data to be filtered. To achieve this, many processor elements (PEs) are implemented. However, the hardware of a multiplier for multiply-accumulate operations is large, and complicated connections among PEs lower flexibility and scalability. By using the time-divided multiple-operation method, the execution unit with a simple structure of shifters and a three-input adder achieved 50% of hardware size and the same performance of that achieved with a multiplier and an adder. The unique network mechanism among PEs and the systolic array architecture provided a high level of data transfer, flexibility, and scalability. Using this architecture enables a processor with ten PEs to execute DWT for 1024×1024 image pixels in 26.3 ms.
著者関連情報
© 2009 一般社団法人 映像情報メディア学会
前の記事 次の記事
feedback
Top