IEICE Transactions on Electronics
Online ISSN : 1745-1353
Print ISSN : 0916-8524
Regular Section
Rapid Single-Flux-Quantum Truncated Multiplier Based on Bit-Level Processing
Nobutaka KITORyota ODAKAKazuyoshi TAKAGI
著者情報
ジャーナル フリー

2019 年 E102.C 巻 7 号 p. 607-611

詳細
抄録

A rapid single-flux-quantum (RSFQ) truncated multiplier based on bit-level processing is proposed. In the multiplier, two operands are transformed to two serialized patterns of bits (pulses), and the multiplication is carried out by processing those bits. The result is obtained by counting bits. By calculating in bit-level, the proposed multiplier can be implemented in small area. The gate level design of the multiplier is shown. The layout of the 4-bit multiplier was also designed.

著者関連情報
© 2019 The Institute of Electronics, Information and Communication Engineers
前の記事
feedback
Top