IEICE Transactions on Electronics
Online ISSN : 1745-1353
Print ISSN : 0916-8524
Regular Section
Power and Skew Aware Point Diffusion Clock Network
Gunok JUNGChunghee KIMKyoungkuk CHAEGiho PARKSung Bae PARK
著者情報
キーワード: clock network, skew, latency, low power
ジャーナル 認証あり

2008 年 E91.C 巻 11 号 p. 1832-1834

詳細
抄録
This letter presents point diffusion clock network (PDCN) with local clock tree synthesis (CTS) scheme. The clock network is implemented with ten times wider metal line space than typical mesh networks for low power and utilized to nine times smaller area CTS execution for minimized clock skew amount. The measurement results show that skew amount of PDCN with local CTS is reduced to 36% and latency is shrunk to 45% of the amount in a 4.81mm2 CortexA-8 core with 65nm Samsung process.
著者関連情報
© 2008 The Institute of Electronics, Information and Communication Engineers
前の記事
feedback
Top