IEICE Transactions on Electronics
Online ISSN : 1745-1353
Print ISSN : 0916-8524
Regular Section
Cascaded Time Difference Amplifier with Differential Logic Delay Cell
Shingo MANDAIToru NAKURATetsuya IIZUKAMakoto IKEDAKunihiro ASADA
著者情報
ジャーナル 認証あり

2011 年 E94.C 巻 4 号 p. 654-662

詳細
抄録
We introduce a 16x cascaded time difference amplifier (TDA) using a differential logic delay cell with 0.18µm CMOS process. By employing the differential logic delay cell in the delay chain instead of the CMOS logic delay cell, less than 8% TD gain offset with ±150ps input range is achieved. The input referred standard deviation of the output time difference error is 2.7ps and the input referred is improved by 17% compared with that of the previous TDA using the CMOS logic delay cell.
著者関連情報
© 2011 The Institute of Electronics, Information and Communication Engineers
前の記事 次の記事
feedback
Top