IEICE Transactions on Electronics
Online ISSN : 1745-1353
Print ISSN : 0916-8524
Special Section on Recent Trends of Microwave Systems and Their Fundamental Technologies
Parallel Dual Modulus Prescaler with a Step Size of 0.5
Hideyuki NAKAMIZOKenichi TAJIMARyoji HAYASHIKenji KAWAKAMIToshiya UOZUMI
著者情報
ジャーナル 認証あり

2012 年 E95.C 巻 7 号 p. 1189-1194

詳細
抄録
This paper shows a new pulse swallow programmable frequency divider with the division step size of 0.5. To realize the division step size of 0.5 by a conventional pulse swallow method, we propose a parallel dual modulus prescaler with the division ratio of P and P+0.5. It consists of simple circuit elements and has an advantage over the conventional dual modulus prescaler with the division step size of 0.5 in high frequency operation. The proposed parallel dual modulus prescaler with the division ratio 8 and 8.5 is implemented in the 0.13-µm CMOS technology. The proposed architecture achieves 7 times higher frequency operation than the conventional one theoretically. It is verified the functions over 5GHz.
著者関連情報
© 2012 The Institute of Electronics, Information and Communication Engineers
前の記事 次の記事
feedback
Top