IEICE Transactions on Electronics
Online ISSN : 1745-1353
Print ISSN : 0916-8524
Special Section on Analog Circuits and Related SoC Integration Technologies
Measurements and Simulation of Sensitivity of Differential-Pair Transistors against Substrate Voltage Variation
Satoshi TAKAYAYoji BANDOToru OHKAWAToshiharu TAKARAMOTOToshio YAMADAMasaaki SOUDAShigetaka KUMASHIROTohru MOGAMIMakoto NAGATA
著者情報
ジャーナル 認証あり

2013 年 E96.C 巻 6 号 p. 884-893

詳細
抄録
The response of differential pairs against low-frequency substrate voltage variation is captured in a combined transistor and substrate network models. The model generation is regularized for variation of transistor geometries including channel sizes, fingering and folding, and the placements of guard bands. The expansion of the models for full-chip substrate noise analysis is also discussed. The substrate sensitivity of differential pairs is evaluated through on-chip substrate coupling measurements in a 90nm CMOS technology with more than 64 different geometries and operating conditions. The trends and strengths of substrate sensitivity are shown to be well consistent between simulation and measurements.
著者関連情報
© 2013 The Institute of Electronics, Information and Communication Engineers
前の記事 次の記事
feedback
Top