IEICE Transactions on Electronics
Online ISSN : 1745-1353
Print ISSN : 0916-8524

この記事には本公開記事があります。本公開記事を参照してください。
引用する場合も本公開記事を引用してください。

Optimized charge pump and nonlinear phase frequency detector for a Ka-band phase-locked loop in 90-nm CMOS process
Lu TANGZhigong WANGTiantian FANFaen LIUChangchun ZHANG
著者情報
ジャーナル 認証あり 早期公開

論文ID: 2019ECP5007

この記事には本公開記事があります。
詳細
抄録

In this paper, an improved charge pump (CP) and a modified nonlinear phase frequency detector (PFD) are designed and fabricated in a 90-nm CMOS process. The CP is optimized with a combination of circuit techniques such as pedestal error cancel scheme to eliminate the charge injection and the other non-ideal characteristics. The nonlinear PFD is based on a modified circuit topology to enhance the acquisition capability of the PLL. The optimized CP and nonlinear PFD are integrated into a Ka-band PLL. The measured output current mismatch ratio of the improved CP is less than 1% when the output voltage Vout fluctuates between 0.2 to 1.1V from a 1.2V power supply. The measured phase error detection range of the modified nonlinear PFD is between -2π and 2π. Owing to the modified CP and PFD, the measured reference spur of the Ka-band PLL frequency synthesizer containing the optimized CP and PFD is only -56.409dBc at 30GHz at the locked state.

著者関連情報
© 2019 The Institute of Electronics, Information and Communication Engineers
feedback
Top