IEICE Transactions on Electronics
Online ISSN : 1745-1353
Print ISSN : 0916-8524

この記事には本公開記事があります。本公開記事を参照してください。
引用する場合も本公開記事を引用してください。

4-Cycle-Start-Up Reference-Clock-Less Digital CDR Utilizing TDC-Based Initial Frequency Error Detection with Frequency Tracking Loop
Tetsuya IIZUKAMeikan CHINToru NAKURAKunihiro ASADA
著者情報
ジャーナル フリー 早期公開

論文ID: 2021CTP0001

この記事には本公開記事があります。
詳細
抄録

This paper proposes a reference-clock-less quick-start-up CDR that resumes from a stand-by state only with a 4-bit preamble utilizing a phase generator with an embedded Time-to-Digital Converter (TDC). The phase generator detects 1-UI time interval by using its internal TDC and works as a self-tunable digitally-controlled delay line. Once the phase generator coarsely tunes the recovered clock period, then the residual time difference is finely tuned by a fine Digital-to-Time Converter (DTC). Since the tuning resolution of the fine DTC is matched by design with the time resolution of the TDC that is used as a phase detector, the fine tuning completes instantaneously. After the initial coarse and fine delay tuning, the feedback loop for frequency tracking is activated in order to improve Consecutive Identical Digits (CID) tolerance of the CDR. By applying the frequency tracking architecture, the proposed CDR achieves more than 100 bits of CID tolerance. A prototype implemented in a 65 nm bulk CMOS process operates at a 0.9-2.15 Gbps continuous rate. It consumes 5.1-8.4mA in its active state and 42 μA leakage current in its stand-by state from a 1.0V supply.

著者関連情報
© 2022 The Institute of Electronics, Information and Communication Engineers
feedback
Top