IEICE Transactions on Information and Systems
Online ISSN : 1745-1361
Print ISSN : 0916-8532
Regular Section
A VGA 30fps Affine Motion Model Estimation VLSI for Real-Time Video Segmentation
Yoshiki YUNBEMasayuki MIYAMAYoshio MATSUDA
Author information
JOURNAL FREE ACCESS

2010 Volume E93.D Issue 12 Pages 3284-3293

Details
Abstract
This paper describes an affine motion estimation processor for real-time video segmentation. The processor estimates the dominant motion of a target region with affine parameters. The processor is based on the Pseudo-M-estimator algorithm. Introduction of an image division method and a binary weight method to the original algorithm reduces data traffic and hardware costs. A pixel sampling method is proposed that reduces the clock frequency by 50%. The pixel pipeline architecture and a frame overlap method double throughput. The processor was prototyped on an FPGA; its function and performance were subsequently verified. It was also implemented as an ASIC. The core size is 5.0×5.0mm2 in 0.18µm process, standard cell technology. The ASIC can accommodate a VGA 30fps video with 120MHz clock frequency.
Content from these authors
© 2010 The Institute of Electronics, Information and Communication Engineers
Previous article Next article
feedback
Top