IEICE Transactions on Information and Systems
Online ISSN : 1745-1361
Print ISSN : 0916-8532
Special Section on Trust, Security and Privacy in Computing and Communication Systems
A Fault-Tolerant Architecture with Error Correcting Code for the Instruction-Level Temporal Redundancy
Chao YANHongjun DAITianzhou CHEN
Author information
JOURNAL FREE ACCESS

2012 Volume E95.D Issue 1 Pages 38-45

Details
Abstract

Soft error has become an increasingly significant concern in modern micro-processor design, it is reported that the instruction-level temporal redundancy in out-of-order cores suffers an performance degradation up to 45%. In this work, we propose a fault tolerant architecture with fast error correcting codes (such as the two-dimensional code) based on double execution. Experimental results show that our scheme can gain back IPC loss between 9.1% and 10.2%, with an average around 9.2% compared with the conventional double execution architecture.

Content from these authors
© 2012 The Institute of Electronics, Information and Communication Engineers
Previous article Next article
feedback
Top