IEICE Electronics Express
Online ISSN : 1349-2543
ISSN-L : 1349-2543
LETTER
A pipelined VLSI architecture for Sample Adaptive Offset (SAO) filter and deblocking filter of HEVC
Sha ShenWeiwei ShenYibo FanXiaoyang Zeng
Author information
JOURNAL FREE ACCESS

2013 Volume 10 Issue 11 Pages 20130272

Details
Abstract

This paper present a high throughput design for Sample Adaptive offset (SAO) filter and deblocking filter used in an HEVC decoder. A five-stage pipelined architecture is proposed to support both SAO filter and deblocking filter on a 32×32 pixel block basis. Deblocking filter and SAO filter can work simultaneously in consecutive pipeline stages. The on-chip SRAM can also be shared by deblocking filter and SAO filter. Coupled with the novel filter order, an interlaced SRAM memory mapping scheme is proposed to increase the throughput for deblocking filter. The experimental results show that our design can support 4K×2K@60fps (4096×2304) HEVC video sequence at the working frequency of only 60.8MHz.

Content from these authors
© 2013 by The Institute of Electronics, Information and Communication Engineers
Previous article Next article
feedback
Top