IEICE Electronics Express
Online ISSN : 1349-2543
ISSN-L : 1349-2543
LETTER
A low-voltage CMOS MIN circuit with 3N+1 complexity and 10mV/10ns corner error
Jesús E. Molinar-SolísCarlos Muñiz-MonteroRodolfo Z. García-LozanoCuauhtemoc Hidalgo-CortesLuis A. Sánchez-GasparianoJosé M. Rocha-PérezAlejandro Díaz-SánchezJesús Efraín Gaxiola Sosa
著者情報
ジャーナル フリー

2013 年 10 巻 22 号 p. 20130755

詳細
抄録
An 1.5V CMOS voltage-mode MIN circuit with 3N+1 complexity and 10mV/10ns corner error is presented. The proposed approach uses a low impedance configuration to operate with low voltage supply requirements and without the need of low-voltage techniques with large area requirements. The basic cell and a LTA circuit prototype were simulated, fabricated and characterized using a double poly, three metal layers 0.5µm CMOS technology from ON SEMI foundry.
著者関連情報
© 2013 by The Institute of Electronics, Information and Communication Engineers
前の記事 次の記事
feedback
Top