IEICE Electronics Express
Online ISSN : 1349-2543
ISSN-L : 1349-2543
LETTER
An efficient floating-point multiplier for digital signal processors
Zonglin LiuSheng MaYang Guo
著者情報
ジャーナル フリー

2014 年 11 巻 6 号 p. 20140078

詳細
抄録
The floating-point multiplication is one of the most basic and frequent digital signal processing operations, and its accuracy and throughput greatly decide the overall accuracy and throughput of the digital signal processors. Based on vectorizing a conventional double precision multiplier, we propose a multiple precision floating-point multiplier. It supports either one double precision multiplication for high accuracy or two parallel single precision multiplications for high throughput. The evaluation results show that the proposed multiplier is suitable for embedded DSPs. It consumes 8.9% less area than two single precision multipliers. Compared the configuration with a single precision multiplier and a double precision multiplier, the proposed multiplier consumes 30.1% less area.
著者関連情報
© 2014 by The Institute of Electronics, Information and Communication Engineers
前の記事 次の記事
feedback
Top