IEICE Electronics Express
Online ISSN : 1349-2543
ISSN-L : 1349-2543
LETTER
New systolic modular multiplication architecture for efficient Montgomery multiplication
Se-Hyu ChoiKeon-Jik Lee
著者情報
ジャーナル フリー

2015 年 12 巻 2 号 p. 20141051

詳細
抄録
We propose a new low complexity Montgomery algorithm enabling the efficient selection of the quotient value necessary for an exact division in Montgomery multiplication. We also present two new systolic multipliers which use similar data flows as described in the most significant bit (MSB)-first GF(2m) multiplier in [1]. The proposed parallel and serial multipliers have less hardware and time complexities compared to related multiplier. The serial multiplier can be well applied to space-limited hardware. Furthermore, our proposed systolic multipliers include regularity, modularity, local interconnection, and unidirectional data flow features.
著者関連情報
© 2015 by The Institute of Electronics, Information and Communication Engineers
前の記事 次の記事
feedback
Top